# SPIDER - TLE 7232G SPI Driver for Enhanced Relay Control

Eight Channel Low-Side Switch

**Automotive Power** 





| T | able of C      | Contents                                   | Page |
|---|----------------|--------------------------------------------|------|
| Р | roduct S       | Summary                                    | 3    |
| 1 | Overvie        | ew                                         | F    |
| ٠ |                | ck Diagram                                 |      |
|   |                | ms                                         |      |
|   |                |                                            |      |
| 2 | Pin Cor        | nfiguration                                | 7    |
|   |                | Assignment SPIDER - TLE 7232G              |      |
|   | 2.2 Pin        | Definitions and Functions                  | 7    |
| 3 | Electric       | eal Characteristics                        |      |
| _ |                | ximum Ratings                              |      |
|   |                | •                                          |      |
| 4 |                | Description and Electrical Characteristics |      |
|   |                | ver Stages                                 |      |
|   | 4.1.1<br>4.1.2 |                                            |      |
|   | 4.1.2          | Input Circuit                              |      |
|   | 4.1.3          | Timing Diagrams                            |      |
|   | 4.1.5          | Electrical Characteristics                 |      |
|   | 4.1.6          | Command Description                        |      |
|   | _              | tection Functions                          |      |
|   | 4.2.1          | Over Load Protection                       |      |
|   | 4.2.2          | Over Temperature Protection                |      |
|   | 4.2.3          | Reverse Polarity Protection                |      |
|   | 4.2.4          | Electrical Characteristics                 |      |
|   | 4.2.5          | Command Description                        | 21   |
|   |                | gnostic Features                           |      |
|   | 4.3.1          | Electrical Characteristics                 | 23   |
|   | 4.3.2          | Command Description                        | 24   |
|   | 4.4 Seri       | ial Peripheral Interface (SPI)             | 25   |
|   | 4.4.1          | 5                                          |      |
|   | 4.4.2          |                                            |      |
|   | 4.4.3          |                                            |      |
|   | 4.4.4          |                                            |      |
|   | 4.4.5          |                                            |      |
|   | 4.4.6          | Register Overview                          | 32   |
| 5 | Packag         | e Outlines SPIDER - TLE 7232G              | 33   |
| 6 | Revisio        | n History                                  | 34   |



### **SPI Driver for Enhanced Relay Control**

#### SPIDER - TLE 7232G

The SPIDER - TLE 7232G is an eight channel lowside power switch in P-DSO-24-3 package providing embedded protective functions. It is especially designed for standard relays in automotive applications.

A serial peripheral interface (SPI) is utilized for control and diagnosis of the device and the load. For direct control, there is an input pin available.

The power transistors are built by N-channel vertical power MOSFETs. The device is monolithically integrated in Smart Power Technology.



#### **Product Summary**

| Supply voltage                              | $V_{dd}$                            | 4.5 5.5 V |
|---------------------------------------------|-------------------------------------|-----------|
| Supply voltage for SO buffer                | $V_{ m VSO}$                        | 3.0 5.5 V |
| On-State resistance at 25 °C                | $R_{\mathrm{DS}(\mathrm{ON,max})}$  | 1.2 Ω     |
| Nominal load current                        | $I_{L(nom,\;max)}$                  | 240 mA    |
| Over load current limitation                | $I_{\mathrm{DS}(\mathrm{LIM,min})}$ | 1 A       |
| Output leakage current per channel at 25 °C | $I_{\mathrm{DS}(\mathrm{OFF,max})}$ | 1 μΑ      |
| Drain to source clamping voltage            | $V_{\mathrm{DS(CL,min)}}$           | 48 V      |
| SPI clock frequency                         | $f_{\sf SCLK(max)}$                 | 5 MHz     |

| Туре               | Ordering Code | Package    |
|--------------------|---------------|------------|
| SPIDER - TLE 7232G | SP0000-89034  | P-DSO-24-3 |

Data Sheet 3 V1.0, 2005-09-30



#### **Basic Features**

- 16 bit SPI for diagnostics and control
- · SPI providing daisy chain capability
- 3.3 V and 5 V compatible SPI
- A configurable input pin offers complete flexibility for PWM operation
- · Stable behavior at under voltage

#### **Protective Functions**

- · Short circuit protection
- Over load protection, configurable behavior (limitation or shutdown)
- Thermal shutdown, configurable behavior (latch or restart)
- Electrostatic discharge protection (ESD)

#### **Diagnostic Functions**

- · Diagnostic information via SPI
- Open load detection in OFF-state
- · Shorted to GND detection in OFF-state
- Over temperature in ON-state
- · Over load in ON-state

#### **Applications**

- Especially designed for driving relays in automotive applications
- · All types of capacitive, resistive and inductive loads

Data Sheet 4 V1.0, 2005-09-30

Overview

#### 1 Overview

The SPIDER - TLE 7232G is an eight channel low-side relay switch (1.2  $\Omega$  per channel) in P-DSO-24-3 package providing embedded protective functions. The 16 bit serial peripheral interface (SPI) is utilized for control and diagnosis of the device and the loads. The SPI interface provides daisy-chain capability in order to assemble multiple devices in one SPI chain by using the same number of micro-controller pins.

The SPIDER - TLE 7232G is equipped with one input pin that can be individually routed to the output control of each channel thus offering complete flexibility in design and PCB-layout. The input mapping as well as the boolean operation between input signal an output control signal is configured via SPI.

The device provides full diagnosis of the load, which is open load, short to GND as well as short circuit to  $V_{\rm bat}$  detection and over load / over temperature indication. The SPI diagnosis flags indicate latched fault conditions that may have occurred.

Each output stage is protected against short circuit. In case of over load, the current of the affected channel is limited. There is a temperature sensor available for each channel to protect the device in case of over temperature. The shut down behavior in case of over load or over temperature can be configured via SPI for each channel individually.

#### 1.1 Block Diagram



Figure 1 Block Diagram

Data Sheet 5 V1.0, 2005-09-30

**Overview** 

#### 1.2 Terms

Following figure shows all terms used in this data sheet.



Figure 2 Terms

In all tables of electrical characteristics is valid: Channel related symbols without channel number are valid for each channel separately (e.g.  $V_{\rm DS}$  specification is valid for  $V_{\rm DS0} \dots V_{\rm DS7}$ ).

All SPI register bits are marked as follows: ADDR. PARAMETER (e.g. CTL.OUTO). In SPI register description, the values in bold letters (e.g. **0**) are default values.



**Pin Configuration** 

### 2 Pin Configuration

#### 2.1 Pin Assignment SPIDER - TLE 7232G



Figure 3 Pin Configuration P-DSO-24-3

#### 2.2 Pin Definitions and Functions

| Pin                              | Symbol | I/O | Function                            |  |  |  |  |
|----------------------------------|--------|-----|-------------------------------------|--|--|--|--|
| Power Supply                     |        |     |                                     |  |  |  |  |
| 23                               | VDD    | _   | <ul><li>Power supply</li></ul>      |  |  |  |  |
| 11                               | VSO    | _   | Power supply for SO buffer          |  |  |  |  |
| 5, 6, 7, 8,<br>17, 18, 19,<br>20 | GND    | _   | Ground                              |  |  |  |  |
| Power Sta                        | ges    | •   |                                     |  |  |  |  |
| 21                               | OUT0   | 0   | Drain of power transistor channel 0 |  |  |  |  |
| 22                               | OUT1   | 0   | Drain of power transistor channel 1 |  |  |  |  |
| 3                                | OUT2   | 0   | Drain of power transistor channel 2 |  |  |  |  |



### **Pin Configuration**

| Pin    | Symbol | I/O      | Function                            |  |  |  |
|--------|--------|----------|-------------------------------------|--|--|--|
| 4      | OUT3   | 0        | Drain of power transistor channel 3 |  |  |  |
| 9      | OUT4   | 0        | Drain of power transistor channel 4 |  |  |  |
| 10     | OUT5   | 0        | Drain of power transistor channel 5 |  |  |  |
| 15     | OUT6   | 0        | Drain of power transistor channel 6 |  |  |  |
| 16     | OUT7   | 0        | Drain of power transistor channel 7 |  |  |  |
| Inputs | ·      | <u> </u> |                                     |  |  |  |
| 24     | RST    | I        | Reset input pin (active low)        |  |  |  |
| 2      | IN     | I        | Input multiplexer input pin         |  |  |  |
| SPI    |        |          |                                     |  |  |  |
| 1      | CS     | I        | SPI Chip select (active low)        |  |  |  |
| 13     | SCLK   | I        | Serial clock                        |  |  |  |
| 14     | SI     | I        | Serial data in                      |  |  |  |
| 12     | SO     | 0        | Serial data out                     |  |  |  |



#### **Electrical Characteristics**

### 3 Electrical Characteristics

### 3.1 Maximum Ratings

Stresses above the ones listed here may affect device reliability or may cause permanent damage to the device.

Unless otherwise specified:  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C

| Pos.    | Parameter                                                             | Symbol                 | Limit | Values             | Unit | Test<br>Conditions                                               |  |
|---------|-----------------------------------------------------------------------|------------------------|-------|--------------------|------|------------------------------------------------------------------|--|
|         |                                                                       |                        | min.  | max.               |      |                                                                  |  |
| Power   | Supply                                                                |                        |       |                    |      |                                                                  |  |
| 3.1.1   | Power supply voltage                                                  | $V_{dd}$               | -0.3  | 5.5                | V    |                                                                  |  |
| 3.1.2   | VSO supply voltage                                                    | $V_{\sf VSO}$          | -0.3  | $V_{\rm dd}$ + 0.3 | V    | 1)                                                               |  |
| 3.1.3   | Power supply voltage for full short circuit protection (single pulse) | $V_{\mathrm{bat(SC)}}$ | 0     | 20<br>28           | V    | OVL = 0 <sup>2)</sup><br>OVL = 1                                 |  |
| Power   | Stages                                                                |                        |       |                    |      |                                                                  |  |
| 3.1.4   | Load current                                                          | $I_{D}$                | -1    | 1                  | Α    |                                                                  |  |
| 3.1.5   | Voltage at power transistor                                           | $V_{DS}$               |       | 48                 | V    |                                                                  |  |
| 3.1.6   | Maximum energy dissipation one channel single pulse                   | $E_{AS}$               |       |                    | mJ   | 3)                                                               |  |
|         |                                                                       |                        |       | 65                 |      | $T_{j(0)}$ = 85 °C<br>$I_{D(0)}$ = 0.35 A<br>$T_{j(0)}$ = 150 °C |  |
|         |                                                                       |                        |       | 30                 |      | $I_{D(0)} = 0.25 \text{ A}$                                      |  |
|         | Maximum energy dissipation one channel repetitive pulses              | $E_{AR}$               |       |                    | mJ   | $T_{\rm j(0)} = 150~{\rm ^{\circ}C}$                             |  |
|         | 1 · 10 <sup>4</sup> cycles                                            |                        |       | 18                 |      | $I_{D(0)}$ = 0.20 A                                              |  |
|         | 1 · 10 <sup>6</sup> cycles                                            |                        |       | 13                 |      | $I_{D(0)}$ =0.17 A                                               |  |
| Logic I | Pins                                                                  |                        |       |                    |      |                                                                  |  |
| 3.1.7   | Voltage at input pin                                                  | $V_{IN}$               | -0.3  | 5.5                | V    |                                                                  |  |
| 3.1.8   | Voltage at reset pin                                                  | $V_{RST}$              | -0.3  | 5.5                | V    |                                                                  |  |
| 3.1.9   | Voltage at chip select pin                                            | $V_{CS}$               | -0.3  | 5.5                | V    |                                                                  |  |
| 3.1.10  | Voltage at serial clock pin                                           | $V_{SCLK}$             | -0.3  | 5.5                | V    |                                                                  |  |

Data Sheet 9 V1.0, 2005-09-30



#### **Electrical Characteristics**

Unless otherwise specified:  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C

| Pos.               | Parameter                                    | Symbol            | Limit ' | Values | Unit | Test                                  |  |
|--------------------|----------------------------------------------|-------------------|---------|--------|------|---------------------------------------|--|
|                    |                                              |                   | min.    | max.   |      | Conditions                            |  |
| 3.1.11             | Voltage at serial input pin                  | $V_{SI}$          | -0.3    | 5.5    | V    |                                       |  |
| 3.1.12             | Voltage at serial output pin                 | $V_{SO}$          | -0.3    | 5.5    | V    |                                       |  |
| Tempe              | ratures                                      |                   |         |        | •    |                                       |  |
| 3.1.13             | Junction Temperature                         | $T_{\rm j}$       | -40     | 150    | °C   |                                       |  |
| 3.1.14             | Dynamic temperature increase while switching | $\Delta T_{ m j}$ |         | 60     | °C   |                                       |  |
| 3.1.15             | Storage Temperature                          | $T_{stg}$         | -55     | 150    | °C   |                                       |  |
| ESD Susceptibility |                                              |                   |         |        |      |                                       |  |
| 3.1.16             | ESD susceptibility HBM                       | $V_{ESD}$         | -2      | 2      | kV   | according to<br>EIA/JESD<br>22-A 114B |  |

<sup>1)</sup>  $V_{dd} + 0.3 \text{ V} < 5.5 \text{ V}$ 

Data Sheet 10 V1.0, 2005-09-30

<sup>2)</sup> Details on configuration of protective function OLCR.OVL can be found in Section 4.2.5

<sup>3)</sup> Pulse shape represents inductive switch off:  $I_{\rm D}(t) = I_{\rm D}(0) \times$  (1 - t /  $t_{\rm pulse}$ );  $0 < t < t_{\rm pulse}$ 



**Block Description and Electrical Characteristics** 

### 4 Block Description and Electrical Characteristics

#### 4.1 Power Stages

The SPIDER - TLE 7232G is an eight channel low-side relay switch. The power stages are built by N-channel vertical power MOSFET transistors.

#### 4.1.1 Power Supply

The SPIDER - TLE 7232G is supplied by power supply line  $V_{\rm dd}$  which is used for the digital as well as the analog functions of the device including the gate control of the power stages. There is a power-on reset function implemented for the supply line. After start-up of the power supply, all SPI registers are reset to their default values. A capacitor at pins VDD to GND is recommended.

The voltage at pin VSO is used by the driver of the SO line at the SPI. It is designed to be functional at a wide voltage range.

There is a reset pin available. At low level at this pin, all registers are set to their default values and the guiescent supply current is minimized.

#### 4.1.2 Input Circuit

There is an input pin available at SPIDER - TLE 7232G to control the output stages.



Figure 4 Input Mapping and Boolean Operator

Data Sheet 11 V1.0, 2005-09-30



#### **Block Description and Electrical Characteristics**

The input signal can be configured to be used as control signal of the output stages for each channel separately. The channels 0 to 3 differ from the channels 4 to 7 in the mapping behavior. Please refer to **Figure 4** for details.

The current sink to ground at the input pin ensures that the channels switch off in case of open pin. The zener diode protects the input circuit against ESD pulses.

#### 4.1.3 Inductive Output Clamp

When switching off inductive loads, the potential at pin OUT rises to  $V_{\rm DS(CL)}$  potential, because the inductance intends to continue driving the current. The voltage clamping is necessary to prevent destruction of the device, see **Figure 5** for details. Nevertheless, the maximum allowed load inductance is limited.



Figure 5 Output Clamp Implementation

#### Maximum Load Inductance

During demagnetization of inductive loads, energy has to be dissipated in the SPIDER - TLE 7232G. This energy can be calculated with following equation:

$$E = V_{\rm DS(CL)} \cdot \left[ \frac{V_{\rm bat} - V_{\rm DS(CL)}}{R_{\rm L}} \cdot \ln \left( 1 - \frac{R_{\rm L} \cdot I_{\rm D}}{V_{\rm bat} - V_{\rm DS(CL)}} \right) + I_{\rm D} \right] \cdot \frac{L}{R_{\rm L}}$$
(1)

The equation simplifies under the assumption of  $R_1 = 0$ :

$$E = \frac{1}{2}LI_{D}^{2} \cdot \left(1 - \frac{V_{\text{bat}}}{V_{\text{bat}} - V_{\text{DS(CL)}}}\right)$$
 (2)

The energy, which is converted into heat, is limited by the thermal design of the component.

Data Sheet 12 V1.0, 2005-09-30



#### **Block Description and Electrical Characteristics**

### 4.1.4 Timing Diagrams

The power transistors are switched on and off with a dedicated slope via the  $\mathtt{OUT}$  bits of the serial peripheral interface SPI. The switching times  $t_{\mathsf{ON}}$  and  $t_{\mathsf{OFF}}$  are designed equally.



Figure 6 Switching a Resistive Load

When the input mapping is configured accordingly, a high signal at the input pin is equivalent to a SPI ON command.

Data Sheet 13 V1.0, 2005-09-30



### **Block Description and Electrical Characteristics**

#### **Electrical Characteristics** 4.1.5

Unless otherwise specified:  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C typical values:  $V_{\rm dd}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                                      | Symbol                          | Limit Values |      |             | Unit | Test                                                                                                                                                                                          |  |
|--------|----------------------------------------------------------------|---------------------------------|--------------|------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        |                                                                |                                 | min.         | typ. | max.        |      | Conditions                                                                                                                                                                                    |  |
| Power  | Supply                                                         |                                 |              |      |             |      | •                                                                                                                                                                                             |  |
| 4.1.1  | Power supply voltage                                           | $V_{dd}$                        | 4.5          |      | 5.5         | V    |                                                                                                                                                                                               |  |
| 4.1.2  | Power supply current                                           | $I_{\rm dd(ON)}$                |              | 3    | 5           | mA   | all channels ON                                                                                                                                                                               |  |
| 4.1.3  | Power supply reset current                                     | $I_{\mathrm{dd}(\mathrm{RST})}$ |              |      | 10          | μΑ   | $\begin{split} V_{\text{RST}} &= 0 \text{ V} \\ V_{\text{IN}} &= 0 \text{ V} \\ V_{\text{SCLK}} &= 0 \text{ V} \\ V_{\text{SI}} &= 0 \text{ V} \\ V_{\text{CS}} &= V_{\text{dd}} \end{split}$ |  |
| 4.1.4  | Power-on reset threshold voltage                               | $V_{\rm dd(PO)}$                |              |      | 4.5         | V    |                                                                                                                                                                                               |  |
| Outpu  | t Characteristics                                              |                                 | •            |      |             |      |                                                                                                                                                                                               |  |
| 4.1.5  | On-State resistance per channel                                | $R_{DS(ON)}$                    |              | 1.0  | 1.2<br>2.1  | Ω    | $I_{\rm L}$ = 300 mA<br>$V_{\rm dd}$ = 5 V<br>$T_{\rm j}$ = 25 °C <sup>1)</sup><br>$T_{\rm j}$ = 150 °C                                                                                       |  |
| 4.1.6  | Output leakage<br>current in stand-by<br>mode<br>(per channel) | $I_{D(RST)}$                    |              |      | 1<br>2<br>5 | μΑ   | $V_{\rm DS}$ = 13.5 V<br>$T_{\rm j}$ = 25 °C <sup>1)</sup><br>$T_{\rm j}$ = 125 °C<br>$T_{\rm j}$ = 150 °C <sup>1)</sup>                                                                      |  |
| 4.1.7  | Output clamping voltage                                        | $V_{\mathrm{DS(CL)}}$           | 48           |      | 60          | V    |                                                                                                                                                                                               |  |
| Input  | Characteristics                                                |                                 |              |      |             |      |                                                                                                                                                                                               |  |
| 4.1.8  | L level of pin IN                                              | $V_{IN(L)}$                     | 0            |      | 1.0         | V    |                                                                                                                                                                                               |  |
| 4.1.9  | H level of pin IN                                              | $V_{IN(H)}$                     | 2.0          |      | $V_{dd}$    | V    |                                                                                                                                                                                               |  |
| 4.1.10 | Input voltage hysteresis at pin IN                             | $\Delta V_{IN}$                 |              | 0.1  |             | V    | 1)                                                                                                                                                                                            |  |
| 4.1.11 | L-input pull-down current through pin IN                       | $I_{IN(L)}$                     | 10           |      | 100         | μΑ   | 1) $V_{\text{IN}} = 1 \text{ V}$                                                                                                                                                              |  |
| 4.1.12 | H-input pull-down current through pin IN                       | $I_{IN(H)}$                     | 20           | 50   | 100         | μΑ   | <i>V</i> <sub>IN</sub> = 5 V                                                                                                                                                                  |  |

**Data Sheet** 14 V1.0, 2005-09-30



#### **Block Description and Electrical Characteristics**

Unless otherwise specified:  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C

typical values:  $V_{\rm dd} = 5.0 \text{ V}$ ,  $T_{\rm j} = 25 \,^{\circ}\text{C}$ 

| Pos.                                           | Parameter                                      | Symbol              | Limit Values |           |          | Unit | Test                                                                       |  |
|------------------------------------------------|------------------------------------------------|---------------------|--------------|-----------|----------|------|----------------------------------------------------------------------------|--|
|                                                |                                                |                     | min.         | typ. max. |          |      | Conditions                                                                 |  |
| Reset                                          |                                                |                     | •            |           | •        | 1    |                                                                            |  |
| 4.1.13                                         | L level of pin RST                             | $V_{RST(L)}$        | 0            |           | 1        | V    |                                                                            |  |
| 4.1.14                                         | H level of pin RST                             | $V_{RST(H)}$        | 2            |           | $V_{dd}$ | V    |                                                                            |  |
| 4.1.15 L-input pull-up current through pin RST |                                                | $I_{RST(L)}$        | 0            |           | 10       | μΑ   | $V_{RST}$ = 1 V                                                            |  |
| 4.1.16 H-input pull-up current through pin RST |                                                | $I_{RST(H)}$        | 20           | 50        | 100      | μΑ   | V <sub>RST</sub> = 2 V                                                     |  |
| Therm                                          | al Resistance                                  | •                   | -            |           |          |      |                                                                            |  |
| 4.1.17                                         | Junction to ambient all channels active        | $R_{ m thja}$       |              | 75        |          | K/W  | 1) 2)                                                                      |  |
| Timing                                         | js                                             |                     | 1            | •         | •        | -1   |                                                                            |  |
| 4.1.18                                         | Power-on wake up time                          | t <sub>wu(PO)</sub> |              |           | 200      | μs   |                                                                            |  |
| 4.1.19                                         | Reset duration                                 | $t_{RST(L)}$        | 10           |           |          | μs   |                                                                            |  |
| 4.1.20                                         | Turn-on time $V_{\rm DS}$ = 20% $V_{\rm bat}$  | t <sub>ON</sub>     |              |           | 15<br>60 | μs   | $V_{\rm bat}$ = 14 V $I_{\rm DS}$ = 300 mA, resistive load SLE = 0 SLE = 1 |  |
| 4.1.21                                         | Turn-off time $V_{\rm DS}$ = 80% $V_{\rm bat}$ | t <sub>OFF</sub>    |              |           | 15<br>60 | μs   | $V_{\rm bat}$ = 14 V $I_{\rm DS}$ = 300 mA, resistive load SLE = 0 SLE = 1 |  |

<sup>1)</sup> Not subject to production test, specified by design

Note: Characteristics show the deviation of parameter at the given supply voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

Data Sheet 15 V1.0, 2005-09-30

<sup>2)</sup> Device mounted on PCB (100 mm  $\times$  100 mm  $\times$  1.5 mm). PCB without blown air. All channels with balanced loads.



### **Block Description and Electrical Characteristics**

### 4.1.6 Command Description

#### **IMCR**

**Input Mapping Configuration Register** 

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|------|------|------|------|------|------|------|------|--|
| MAP7 | MAP6 | MAP5 | MAP4 | MAP3 | MAP2 | MAP1 | MAP0 |  |
| rw   |  |

| Field     | Bits | Туре | Description                                                                   |  |  |
|-----------|------|------|-------------------------------------------------------------------------------|--|--|
| MAPn      | n    | rw   | Input Mapping Configuration Channel n                                         |  |  |
| (n = 7-0) |      |      | O Channel n can not be controlled with input pin (default value).             |  |  |
|           |      |      | 1 Channel n can be controlled with input pin, depending on additional set-up. |  |  |

#### **BOCR**

**Boolean Operator Configuration Register** 

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| BOL7 | BOL6 | BOL5 | BOL4 | BOL3 | BOL2 | BOL1 | BOL0 |
| rw   |

| Field     | Bits | Type | Description                                                                                    |
|-----------|------|------|------------------------------------------------------------------------------------------------|
| BOLn      | n    | rw   | Boolean Operator Configuration Channel n                                                       |
| (n = 7-0) |      |      | <ul><li>Logic "OR" for channel n (default value).</li><li>Logic "AND" for channel n.</li></ul> |

Data Sheet 16 V1.0, 2005-09-30



### **Block Description and Electrical Characteristics**

#### **SRCR**

### **Slew Rate Configuration Register**

| Reset | Value: | <b>00</b> <sub>L</sub> |
|-------|--------|------------------------|
|-------|--------|------------------------|

| _ | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---|------|------|------|------|------|------|------|------|
|   | SLE7 | SLE6 | SLE5 | SLE4 | SLE3 | SLE2 | SLE1 | SLE0 |
| L | rw   |

| Field     | Bits | Туре | Description                                   |
|-----------|------|------|-----------------------------------------------|
| SLEn      | n    | rw   | Slew Rate Configuration Channel n             |
| (n = 7-0) |      |      | O Channel n is switched fast (default value). |
|           |      |      | 1 Channel n is switched slowly.               |

### CTL Output Control Register

Reset Value: 00<sub>H</sub>

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | ОПТ0 |
| rw   |

| Field             | Bits | Type | Description                                                                                                                     |
|-------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------|
| OUTn<br>(n = 7-0) | n    | rw   | Output Control Channel n  Channel n is switched off (default value).  Channel n is switched on, depending on additional set-up. |

Data Sheet 17 V1.0, 2005-09-30

#### **Protection Functions**

#### 4.2 Protection Functions

The device provides embedded protective functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in this data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

There is an over load and over temperature protection implemented in the SPIDER - TLE 7232G. The behavior of the protective functions can be set-up via SPI. Following figure gives an overview about the protective functions.



Figure 7 Protective Functions

#### 4.2.1 Over Load Protection

The SPIDER - TLE 7232G is protected in case of over load or short circuit of the load. The behavior in case of over load can be configured as follows:

- a) The current is limited to  $I_{\rm DS(LIM)}$ . After time  $t_{\rm d(fault)}$ , the according over load flag  ${\it Ln}$  is set. The channel may shut down due to over temperature.
- b) The current is limited to  $I_{\text{DS(LIM)}}$ . After time  $t_{\text{d(off)}}$ , the over loaded channel n switches off and the according over load flag Ln is set.

The over load flag (CLn) of the affected channel is cleared by a low-high transition of the input signal. For timing information, please refer to **Figure 8** for details.

Data Sheet 18 V1.0, 2005-09-30

#### **Protection Functions**



Figure 8 Over Load Behavior

#### 4.2.2 Over Temperature Protection

A temperature sensor for each channel causes an overheated channel n to switch off immediately to prevent destruction. The behavior in case of over temperature can be configured as follows:

- a) After cooling down, the channel is switched on again with thermal hysteresis  $\Delta T_{\rm i}$ .
- b) The affected channel stays switched off until the over temperature flag is cleared.

The over temperature flag of the affected channel is cleared by a low-high transition of the input signal.

### 4.2.3 Reverse Polarity Protection

In case of reverse polarity, the intrinsic body diode of the power transistor causes power dissipation. The reverse current through the intrinsic body diode has to be limited by the connected load. The  $V_{\rm dd}$  supply pin must be protected against reverse polarity externally. The over-temperature protection as well as other protective functions are not active during reverse polarity.

Data Sheet 19 V1.0, 2005-09-30



#### **Protection Functions**

#### 4.2.4 Electrical Characteristics

Unless otherwise specified:  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C

typical values:  $V_{dd} = 5.0 \text{ V}$ ,  $T_{i} = 25 ^{\circ}\text{C}$ 

| Pos.  | Parameter                            | Symbol                 | Lin  | nit Val | ues  | Unit | Test<br>Conditions |  |
|-------|--------------------------------------|------------------------|------|---------|------|------|--------------------|--|
|       |                                      |                        | min. | typ.    | max. |      |                    |  |
| Over  | Load Protection                      |                        |      |         |      |      |                    |  |
| 4.2.1 | Over load current limitation         | $I_{D(lim)}$           | 1    |         | 2    | А    | OAT = 0            |  |
| 4.2.2 | Over load shut-down delay time       | $t_{\sf d(off)}$       | 10   |         | 50   | μs   | OVL = 1            |  |
| Over  | Temperature Protection               | n                      |      |         |      |      |                    |  |
| 4.2.3 | Over temperature shut-down threshold | $T_{\rm j(OT)}$        | 170  |         | 200  | °C   | 1)                 |  |
| 4.2.4 | Thermal hysteresis                   | $\Delta T_{\rm j(OT)}$ |      | 10      |      | K    | 1)                 |  |

<sup>1)</sup> Not subject to production test, specified by design

Data Sheet 20 V1.0, 2005-09-30



#### **Protection Functions**

Reset Value: 00<sub>H</sub>

Reset Value: 00<sub>H</sub>

### 4.2.5 Command Description

#### **OLCR**

### **Over Load Configuration Register**

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| OVL7 | OVL6 | OVL5 | OVL4 | OVL3 | OVL2 | OVL1 | OVL0 |

| Field     | Bits | Туре | Description                                                          |
|-----------|------|------|----------------------------------------------------------------------|
| OVLn      | n    | rw   | Over Load Configuration Channel n                                    |
| (n = 7-0) |      |      | O Channel n limits the current in case of over load (default value). |
|           |      |      | 1 Channel n shuts down in case of over load                          |

#### **OTCR**

#### **Over Temperature Configuration Register**

|   | 7   | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---|-----|------|------|------|------|------|------|------|
| 0 | VT7 | OVT6 | OVT5 | OVT4 | OVT3 | OVT2 | OVT1 | OVT0 |
|   | rw  | rw   | rw   | rw   | rw   | rw   | rw   | rw   |

| Field     | Bits | Type | Description                              |
|-----------|------|------|------------------------------------------|
| OVTn      | n    | rw   | Over Temperature Configuration Channel n |
| (n = 7-0) |      |      | 0 Autorestart (default value)            |
|           |      |      | 1 Latched shut down                      |

Data Sheet 21 V1.0, 2005-09-30

#### **Diagnostic Features**

#### 4.3 Diagnostic Features

The SPI of SPIDER - TLE 7232G provides diagnosis information about the device and about the load. There are following diagnosis flags implemented:

- The diagnosis information of the protective functions (flags *CLn* and *Tn*) of channel n is latched in the diagnosis flag *Pn*.
- The open load diagnosis of channel n is latched in the diagnosis flag OLn.
- The short to gnd monitor information of channel n is latched in the diagnosis flag SGn.

All flags are cleared after a successful SPI transmission.

There is an output state monitor implemented in the device that indicates the switch state of the device in register STA. Depending on the voltage level at input pin and protective functions the bits are high or low.

Please see Figure 9 for details:



Figure 9 Block Diagram Diagnosis

Data Sheet 22 V1.0, 2005-09-30



#### **Diagnostic Features**

#### **Electrical Characteristics** 4.3.1

Unless otherwise specified:  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C typical values:  $V_{\rm dd}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.  | Parameter                                             | Symbol                | Lin                   | nit Val               | ues                   | Unit | Test Conditions       |
|-------|-------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|------|-----------------------|
|       |                                                       |                       | min.                  | typ.                  | max.                  |      |                       |
| OFF S | State Diagnosis                                       |                       | •                     |                       |                       | •    |                       |
| 4.3.1 | Open load detection threshold voltage                 | $V_{DS(OL)}$          | V <sub>dd</sub> - 2.5 | V <sub>dd</sub> - 2   | V <sub>dd</sub> - 1.3 | V    |                       |
| 4.3.2 | Output pull-down diagnosis current per channel        | $I_{D(PD)}$           | 50                    | 90                    | 150                   | μΑ   |                       |
| 4.3.3 | Short to gnd detection threshold voltage              | $V_{\mathrm{DS(SG)}}$ | V <sub>dd</sub> - 3.4 | V <sub>dd</sub> - 3.0 | V <sub>dd</sub> - 2.6 | V    |                       |
| 4.3.4 | Output diagnosis current for short to gnd per channel | $I_{D(SG)}$           | -150                  | -100                  | -50                   | μΑ   | V <sub>DS</sub> = 0 V |
| 4.3.5 | Fault delay time                                      | $t_{\rm d(fault)}$    | 50                    | 100                   | 200                   | μs   |                       |

**Data Sheet** 23 V1.0, 2005-09-30



**Diagnostic Features** 

### 4.3.2 Command Description

#### STA

Output Status Monitor Reset Value: 00<sub>H</sub>

| _ | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---|------|------|------|------|------|------|------|------|
|   | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | ОПТ0 |
| _ | r    | r    | r    | r    | r    | r    | r    | r    |

| Field     | Bits | Type | Description                                           |
|-----------|------|------|-------------------------------------------------------|
| OUTn      | n    | r    | Output Status                                         |
| (n = 7-0) |      |      | 0 Voltage level at channel n: $V_{DS} > V_{DS(OL)}$ . |
|           |      |      | 1 Voltage level at channel n: $V_{DS} < V_{DS(OL)}$ . |

Data Sheet 24 V1.0, 2005-09-30



Serial Peripheral Interface (SPI)

#### 4.4 Serial Peripheral Interface (SPI)

The diagnosis and control interface is based on a serial peripheral interface (SPI).

The SPI is <u>a full</u> duplex synchronous serial slave interface, which uses four lines: SO, SI, SCLK and CS. Data <u>is</u> transferred by the lines SI and SO at the data rate given by SCLK. The falling edge of CS indicates the beginning of a data access. Data is sampled in on line SI at the falling edge of SCLK and shifted out on line SO at the rising edge of SCLK. Each access must be terminated by a rising edge of CS. A modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. The interface provides daisy chain capability.



Figure 10 Serial Peripheral Interface

The SPI protocol is described in **Section 4.4.5**. It is reset to the default values after power-on reset or a low signal at pin RST.

### 4.4.1 SPI Signal Description

**CS - Chip Select:** The system micro controller selects the SPIDER - TLE 7232G by means of the CS pin. Whenever the pin is in low state, data transfer can take place. When CS is in high state, any signals at the SCLK and SI pins are ignored and SO is forced into a high impedance state.

### CS High to Low transition:

The diagnosis information is transferred into the shift register.

### **CS** Low to High transition:

- Command decoding is only done, when after the falling edge of CS exactly a multiple (1, 2, 3, ...) of eight SCLK signals have been detected.
- Data from shift register is transferred into the input matrix register.
- The diagnosis flags are cleared.

**SCLK - Serial Clock:** This input pin clocks the internal shift register. The serial input (SI) transfers data into the shift register on the falling edge of SCLK while the serial output

Data Sheet 25 V1.0, 2005-09-30



#### **Serial Peripheral Interface (SPI)**

(SO) shifts diagnostic information out on the rising edge of the serial clock. It is essential that the SCLK pin is in low state whenever chip select CS makes any transition.

**SI - Serial Input:** Serial input data bits are shifted in at this pin, the most significant bit first. SI information is read on the falling edge of SCLK. The 16 bit input data consist of two parts (control and data). Please refer to **Section 4.4.5** for further information.

**SO Serial Output:** Data is shifted out serially at this pin, the most significant bit first. SO is in high impedance state until the  $\overline{CS}$  pin goes to low state. New data will appear at the SO pin following the rising edge of SCLK. Please refer to **Section 4.4.5** for further information.

#### 4.4.2 Daisy Chain Capability

The SPI of SPIDER - TLE 7232G provides <u>daisy chain capability</u>. In this configuration several devices are activated by the same CS signal MCS. The SI line of one device is connected with the SO line of another device (see **Figure 11**), which builds a chain. The ends of the chain are connected with the output and input of the master device, MO and MI respectively. The master device provides the master clock MCLK, which is connected to the SCLK line of each device in the chain.



Figure 11 Daisy Chain Configuration

In the SPI block of each device, there is one shift register where one bit from SI line is shifted in each SCLK. The bit shifted out can be seen at SO. After 16 SCLK cyc<u>les</u>, the data transfer for one device has been finished. In single chip configuration, the <u>CS</u> line must go high to make the device accept the transferred data. In daisy chain configuration the data shifted out at device #1 has been shifted in to device #2. When using three devices in daisy chain, three times 16 bits have to be shifted through the devices. After that, the <u>MCS</u> line must go high (see **Figure 12**).

Data Sheet 26 V1.0, 2005-09-30



#### **Serial Peripheral Interface (SPI)**



Figure 12 Data Transfer in Daisy Chain Configuration

### 4.4.3 Timing Diagrams



Figure 13 Timing Diagram

Data Sheet 27 V1.0, 2005-09-30



#### **Serial Peripheral Interface (SPI)**

#### **Electrical Characteristics** 4.4.4

Unless otherwise specified:

 $V_{\rm VSO}$  = 3.0 V to 5.5 V,  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C typical values:  $V_{\rm VSO}$  = 5.0 V,  $V_{\rm dd}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.    | Parameter                                              | Symbol                                                             | Lir        | nit Val | ues      | Unit | Test                                                                                |  |
|---------|--------------------------------------------------------|--------------------------------------------------------------------|------------|---------|----------|------|-------------------------------------------------------------------------------------|--|
|         |                                                        |                                                                    | min.       | typ.    | max.     |      | Conditions                                                                          |  |
| Power   | Supply                                                 |                                                                    | 1          | 1       | 1        | 1    | 1                                                                                   |  |
| 4.4.1   | Power supply voltage for SO buffer                     | $V_{\sf VSO}$                                                      | 3.0        |         | 5.5      | V    |                                                                                     |  |
| Input ( | Characteristics (CS, S                                 | CLK, SI)                                                           | •          | •       | •        | -    |                                                                                     |  |
| 4.4.2   | L level of pin  CS  SCLK SI                            | $V_{\mathrm{CS(L)}} \\ V_{\mathrm{SCLK(L)}} \\ V_{\mathrm{SI(L)}}$ | 0          |         | 1        | V    |                                                                                     |  |
| 4.4.3   | H level of pin  CS  SCLK SI                            | $V_{\mathrm{CS(H)}} \ V_{\mathrm{SCLK(H)}} \ V_{\mathrm{SI(H)}}$   | 2          |         | $V_{dd}$ | V    |                                                                                     |  |
| 4.4.4   | L-input pull-up current through CS                     | $I_{\text{CS(L)}}$                                                 | 10         | 20      | 50       | μΑ   | <i>V</i> <sub>CS</sub> = 0 V                                                        |  |
| 4.4.5   | H-input pull-up current through CS                     | $I_{\mathrm{CS(H)}}$                                               | 5          |         | 50       | μΑ   | $V_{\rm CS} = 2 \text{ V}$                                                          |  |
| 4.4.6   | L-input pull-down<br>current through pin<br>SCLK<br>SI | $I_{\rm SCLK(L)} \\ I_{\rm SI(L)}$                                 | 5          |         | 50       | μА   | $V_{\rm SCLK}$ = 1 V $V_{\rm SI}$ = 1 V                                             |  |
| 4.4.7   | H-input pull-down<br>current through pin<br>SCLK<br>SI | $I_{\rm SCLK(H)}$ $I_{\rm SI(H)}$                                  | 10         | 20      | 50       | μΑ   | $V_{\rm SCLK}$ = 5 V $V_{\rm SI}$ = 5 V                                             |  |
| Outpu   | t Characteristics (SO)                                 |                                                                    | •          | •       | •        | •    | -                                                                                   |  |
| 4.4.8   | L level output voltage                                 | $V_{\mathrm{SO(L)}}$                                               | 0          |         | 0.4      | V    | $I_{\rm SO}$ = -2.5 m/s                                                             |  |
| 4.4.9   | H level output voltage                                 | $V_{SO(H)}$                                                        | 4.6<br>2.4 |         | 5<br>3   |      | $I_{\rm SO} = 2 \text{ mA}$ $V_{\rm VSO} = 5 \text{ V}$ $V_{\rm VSO} = 3 \text{ V}$ |  |
| 4.4.10  | Output tristate leakage current                        | $I_{\rm SO(OFF)}$                                                  | -10        |         | 10       | μΑ   | $V_{\rm CS} = V_{\rm dd}$                                                           |  |

**Data Sheet** 28 V1.0, 2005-09-30



#### **Serial Peripheral Interface (SPI)**

Unless otherwise specified:

 $V_{\rm VSO}$  = 3.0 V to 5.5 V,  $V_{\rm dd}$  = 4.5 V to 5.5 V,  $T_{\rm j}$  = -40 °C to 150 °C typical values:  $V_{\rm VSO}$  = 5.0 V,  $V_{\rm dd}$  = 5.0 V,  $T_{\rm j}$  = 25 °C

| Pos.   | Parameter                                                | Symbol                 | Lir  | nit Val | ues  | Unit | Test                              |  |
|--------|----------------------------------------------------------|------------------------|------|---------|------|------|-----------------------------------|--|
|        |                                                          |                        | min. | typ.    | max. |      | Conditions                        |  |
| Timing | js                                                       |                        |      | 1       | 1    | •    | 1                                 |  |
| 4.4.11 | Serial clock frequency                                   | $f_{\sf SCLK}$         | 0    |         | 5    | MHz  |                                   |  |
| 4.4.12 | Serial clock period                                      | $t_{\rm SCLK(P)}$      | 200  |         |      | ns   |                                   |  |
| 4.4.13 | Serial clock high time                                   | t <sub>SCLK(H)</sub>   | 50   |         |      | ns   |                                   |  |
| 4.4.14 | Serial clock low time                                    | $t_{\rm SCLK(L)}$      | 50   |         |      | ns   |                                   |  |
| 4.4.15 | Enable lead time (falling CS to rising SCLK)             | $t_{SCLK(lead)}$       | 250  |         |      | ns   |                                   |  |
| 4.4.16 | Enable lag time (falling SCLK to rising CS)              | $t_{SCLK(lag)}$        | 250  |         |      | ns   |                                   |  |
| 4.4.17 | Transfer delay time (rising CS to falling CS)            | $t_{\mathrm{CS(del)}}$ | 250  |         |      | ns   |                                   |  |
| 4.4.18 | Data setup time<br>(required time SI to<br>falling SCLK) | $t_{\rm SI(su)}$       | 20   |         |      | ns   |                                   |  |
| 4.4.19 | Data hold time (falling SCLK to SI)                      | $t_{\rm SI(h)}$        | 20   |         |      | ns   |                                   |  |
| 4.4.20 | Output disable time (rising CS to SO tristate)           | $t_{SO(dis)}$          |      |         | 150  | ns   | 1)                                |  |
| 4.4.21 | Output data valid time with capacitive load              | $t_{\rm SO(v)}$        |      |         | 100  | ns   | $C_{\rm L}$ = 50 pF <sup>1)</sup> |  |

<sup>1)</sup> Not subject to production test, specified by design.

**Data Sheet** 29 V1.0, 2005-09-30



#### **Serial Peripheral Interface (SPI)**

#### 4.4.5 SPI Protocol

The SPI protocol of the SPIDER - TLE 7232G provides two types of registers. The control registers and the diagnosis registers. After power-on reset, all register bits set to default values.

SI



| Field | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMD   | 15:14 |      | <ul> <li>Command</li> <li>Diagnosis only: The requested data is shifted out at SO. This command does not change any register setting.</li> <li>Read register: The register content of the addressed register will be sent in the next frame.</li> <li>Reset registers: All registers are reset to their default values.</li> <li>Write register: The data of the SI word will be written to the addressed register.</li> </ul> |
| ADDR  | 10:8  |      | Address Pointer to register for read and write command                                                                                                                                                                                                                                                                                                                                                                         |
| DATA  | 7:0   |      | Data Data written to or read from register selected by address ADDR                                                                                                                                                                                                                                                                                                                                                            |

Data Sheet 30 V1.0, 2005-09-30



#### **Serial Peripheral Interface (SPI)**

# **SO Standard Diagnosis**

Reset Value: xxxx<sub>H</sub>

| 15   | 14 | 13   | 12      | 11   | 10 | 9    | 8 | 7    | 6   | 5    | 4  | 3    | 2 | 1   | 0  |
|------|----|------|---------|------|----|------|---|------|-----|------|----|------|---|-----|----|
| 0117 |    | 0110 |         | 0115 |    | 0114 |   | 0110 |     | 2112 |    | 0114 |   | CH0 |    |
| CH7  |    | CI   | CH6 CH5 |      | H5 | CH4  |   | CI   | CH3 |      | H2 | CH1  |   | C   | HU |
|      |    |      |         |      | L  |      | l |      | l   |      | l  |      | 1 |     | 1  |

| Field            | Bits          | Туре | Description                                                                  |
|------------------|---------------|------|------------------------------------------------------------------------------|
| CHn<br>(n = 7-0) | (2n+1):<br>2n |      | Standard Diagnosis for Channel n 00 Short circuit to GND                     |
| (11 – 7-0)       | 211           |      | 01 Open load                                                                 |
|                  |               |      | <ul><li>10 Over load, over temperature</li><li>11 Normal operation</li></ul> |

# SO Second Frame of Read Command

Reset Value: xxxx<sub>H</sub>

| 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8             | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|------|---------------|---|---|---|----|----|---|---|---|
| 0  | 1  | 0  | 0  | 0  |    | ADDR | !<br><b>!</b> |   | 1 | 1 | DA | TA |   | 1 | 1 |

| Field | Bits | Type | Description                                                         |
|-------|------|------|---------------------------------------------------------------------|
| ADDR  | 10:8 |      | Address Pointer to register for read and write command              |
| DATA  | 7:0  |      | Data Data written to or read from register selected by address ADDR |

Note: Reading a register needs two SPI frames. In the first frame the RD command is sent. In the second frame the output at SPI signal SO will contain the requested information. A new command can be executed in the second frame.

Data Sheet 31 V1.0, 2005-09-30



### Serial Peripheral Interface (SPI)

### 4.4.6 Register Overview

| Name | W/R | Addr             | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | default         |
|------|-----|------------------|------|------|------|------|------|------|------|------|-----------------|
| IMCR | W/R | 001 <sub>B</sub> | MAP7 | MAP6 | MAP5 | MAP4 | MAP3 | MAP2 | MAP1 | MAP0 | 08 <sub>H</sub> |
| BOCR | W/R | 010 <sub>B</sub> | BOL7 | BOL6 | BOL5 | BOL4 | BOL3 | BOL2 | BOL1 | BOL0 | 00 <sub>H</sub> |
| OLCR | W/R | 011 <sub>B</sub> | OVL7 | OVL6 | OVL5 | OVL4 | OVL3 | OVL2 | OVL1 | OVL0 | 00 <sub>H</sub> |
| OTCR | W/R | 100 <sub>B</sub> | OVT7 | OVT6 | OVT5 | OVT4 | OVT3 | OVT2 | OVT1 | OVT0 | 00 <sub>H</sub> |
| SRCR | W/R | 101 <sub>B</sub> | SLE7 | SLE6 | SLE5 | SLE4 | SLE3 | SLE2 | SLE1 | SLE0 | 00 <sub>H</sub> |
| STA  | R   | 110 <sub>B</sub> | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | OUT0 | 00 <sub>H</sub> |
| CTL  | W/R | 111 <sub>B</sub> | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | OUT0 | 00 <sub>H</sub> |

<sup>1)</sup> The default values are set after reset.



Package Outlines SPIDER - TLE 7232G

### 5 Package Outlines SPIDER - TLE 7232G



**Figure 14** P-DSO-24-3 (Plastic Dual Small Outline Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

Data Sheet 33 V1.0, 2005-09-30



**Revision History** 

## 6 Revision History

| Version | Date     | Changes               |
|---------|----------|-----------------------|
| V1.0    | 05-09-30 | release of data sheet |



Edition 2005-09-30

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany
© Infineon Technologies AG 2005.
All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide.

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

Data Sheet 35 2005-09-30

